No image available for this title

Text

VLSI Architecture for Configurable and Low-Complexity Design of Hard-Decision Viterbi Decoding Algorithm.Ejurnal STIE



Abstract. Convolutional encoding and data decoding are fundamental processes in convolutional error correction. One of the most popular error correction methods in decoding is the Viterbi algorithm. It is extensively implemented in many digital communication applications. Its VLSI design challenges are about area, speed, power, complexity and configurability. In this research, we specifically propose a VLSI architecture for a configurable and low-complexity design of a hard-decision Viterbi decoding algorithm. The configurable and low-complexity design is achieved by designing a generic VLSI architecture, optimizing each processing element (PE) at the logical operation level and designing a conditional adapter. The proposed design can be configured for any predefined number of trace-backs, only by changing the trace-back parameter value. Its computational process only needs N + 2 clock cycles latency, with N is the number of trace-backs. Its configurability function has been proven for N = 8, N = 16, N = 32 and N = 64. Furthermore, the proposed design was synthesized and evaluated in Xilinx and Altera FPGA target boards for area consumption and speed performance.
Keywords: conditional adapter; configurable and low-complexity design; hard-decision Viterbi; optimized processing element; VLSI architecture.


Ketersediaan

087ejurnal2016Perpustakaan AUBTersedia

Detail Information

Judul Seri
-
No. Panggil
-
Penerbit ITB Journal Publisher : Bandung.,
Deskripsi Fisik
-
Bahasa
English
ISBN/ISSN
2337-5787
Klasifikasi
NONE
Content Type
-
Media Type
-
Carrier Type
-
Edisi
Vol. 10, No. 1, 2016, 57-75
Subyek
Info Detil Spesifik
Journal of ICT Research and apllications (Januari 2016)
Pernyataan Tanggungjawab

Other version/related

No other version available


Lampiran Berkas



Informasi


DETAIL CANTUMAN


Kembali ke sebelumnyaXML DetailCite this